ELF>` @@[@8@@@@@@@@@@OO PPbPb (P(Pb(Pb@@ PtdGGBGBQtd/lib64/ld-linux-x86-64.so.2GNU#"!      !!")9$%i? T(YF<6 DW }o%US!!v`aM-[b[b__gmon_start__libc.so.6socketstrcpyexit_IO_putcfopenstrncmp__strdupperrorputsputcharreallocabortstrtolcallocstrlenmemset__errno_locationstdoutfputcfclosesscanfstderrioctl__fxstatfilenofwritefreadfprintfstrcmpstrerror__libc_start_mainfreeGLIBC_2.2.5ui Qb[b"[b!QbQbQbRbRbRbRb Rb (Rb 0Rb 8Rb @Rb HRbPRbXRb`RbhRbpRbxRbRbRbRbRbRbRbRbRbRbRbRbRb HC}H5zF"%|F"@%zF"h%rF"h%jF"h%bF"h%ZF"h%RF"h%JF"h%BF"hp%:F"h`%2F"h P%*F"h @%"F"h 0%F"h %F"h % F"h%F"h%E"h%E"h%E"h%E"h%E"h%E"h%E"h%E"hp%E"h`%E"hP%E"h@%E"h0%E"h %E"h%E"h1I^HHPTI0AH@AHE@HH1D"HtHÐUHSH=XM"uKPbHRM"H-PbHHXH9s%HBH-M"PbHM"H9r M"H[fff.UH=A"HtHt PbIA@ÐI$AL8u@)AL8tEAau AyhuAy4@f..AL8t4AL8q9AL8OAat@>AL(Ƀ"Ay[AyhuAy6uAy@ffffff.AUIATUHSHt\F1L`IDAEH L9t5HDxHT;uHTH=K"1DAH -L9uH[]A\A]DATAUSt%H J"J ADzfH J"]AH J"A AH"Ht2AA@L HK(!ALCH=YJ"MLD1sHSH(HuofAWIAVAUMATUSH(9|$$HL$DL$DȉՃHHHD$D$1ۅuAADMttafH H;\$teHcI|I4Lu9l$$HD$Hc11IH=B",BA1L$?H=B",BA1L$@H=qB",BA1L$AH=TB",BA1kH5" ARfH >" A H5>" H >"AH y>"KA]H U>"A9H 1>"AH >"AH ="AH =" AfH5=" H ="AlH m=">AQXH59=" GH (="A H =">A,fDZH <" eA f.<HH=<"оA1@D$0AfDH q<"%AUPH I<"/A-(H )<"*A H <" AH ;" As8_t !A1ۅH ;"K8AHh[]A\A]DH y;" [A]H Y;"A=H 9;"A{DH ;"A+DH :"A+DH :"ADH :" Az@ H5q:" H `:"ADmH 9:" A,돐AH 9" APH 9" A0H 9"AH 9"A}H\$Ld$HLl$Hl$H$H1HcFAID7"E$ 9"6"9-Hc56"HHH 6"HھFDE d9"E1HkF=L9"PMEALA}tu Axg}H v8"AZH [8"A?u $I11.AT$H=#8"1AI8;] uUH=7"A1)ʉ5"iAJHH$H$L$L$HKAJ$35";fDU H N7"H}16H^x!AK9c@H57" 1Ax3xAxmHHHH轓fUHSHw2$1AfH 6"A}DHHH i6""A/M[b%HHH@@R@fD@fDr@fD@ fD@@fD@BH=5"[bb,B1H1[]ÐH 5"&!A}H1[]@>6"None;6"DH Y5"A=H 95" AH 5"!AH 4"5A`H 4"A@H 4"A H 4"JA}[bH! tHL4 bytesI 2 & 3 [€ITCP/UDP DHAIdst portHDHH[bH[bH[bLXLPLHf@ ] @"-[bH! tHL4 bytesH 0 & 1 [€DHAHDHsrc portHH[bH[bH[bHTCP/UDP HpHHHPf@ ] @"[bH! t€DHAHDHH[bH[bǁ[bIP Df@A @[bH! t€DHAHDHH[bH[bǁ[bIP Sf@A @[bH! tIL3 proto€DHAHDHH[bL[bfǁ[b /[bH! tIVLAN tag€DHAHDHH[bL[bfǁ[b [bH! t€DHAHDHH[bǁ[bL2DAfǁ[b V[bH! tIDev port€DHAHDHH[bL[bfǁ[b Hl$Ld$H\$Ll$Lt$L|$HL$0H51"HDŽ$0HDŽ$8HDŽ$@LHDŽ$HHDŽ$P`1Ҿ0"=f "     " b /&EfD/"E/"LFDŽ$*$/"H$H$H$@1K*A1DcAFH$H$L$L$L$L$HLfH$1LFDŽ$H$@DH=E."HK$HSLKdLCD8"A11OQf ."z."4=+"tS+"LFDŽ$$H$H$@1JyJA1D1L$1LFDŽ$L$@$`H /HI/ $`LFAF1L$@ -"sH=-"MHtwAHHH6H$pƿbH$LH H$Hx HٺIĉpHm-"u/Mo6A1H; L8HuH E,"A)H *,"AEl$E11-fAT H=+"1ACHA9D$uH=+"ھA1f.H$LFDŽ$ H$@1  #A6)"LFDŽ$ DŽ$$+"$+"$H$H$@1/AW @KAH@H$`1LFDŽ$`H$@,"+"t +"$h*"tT -"$l-"$m-"$n,"$o,"$p,"$q1LFDŽ$`H$@"A g*"tH )"!AF*"H )"4AfDH$1LFDŽ$H$@s '"tf$ f$&"t$&"t$&"t$&"t$&"t$&"tz $%?$1LFDŽ$H$@*}A=9&"tH p("Ad=&"tH L("A@=%"tH (("A=%"tH ("A=%"tH '"A=%"H '"A1LFDŽ$)"HDŽ$@ ]bH$TbD$E H 6'"%&AP%WL@:KAG#@H$LFDŽ$H$@1L$XH4{HIh $XHx1HA$XLFAF 1=L"AF1L$@Y$XH HIf $XH@ 1HH$nAAGL⋄$XFAG1L$@K AFH=%"AAø AHE1$XH5{%" LL@%"LFDŽ$$H$H$@1DEA#5fDH1%"H=$"YA11LF&"HDŽ$@]bGD&"D &"oA=&"t6t.t&tttu$fDIGH@" *"iHc01I<@"fAA SbT[bLDr\$fAASbX[bDIG8-`1l_AASb\[bD>/fAx0AxD" HcÿAML"fAA@Tb`[bf.AATbd[bf.5:"" d == f@='D "AAA Ubh[b[HcÿA I4u%A9~HcI"A9uHcI4t3a~uA; "HcÿA I4CA9~ZHI<"tEkA9Hc"Id<]AL6"ALJ "~p~fD "XV| " "B@$P1A w "Hb "] O "փ F "́ : " 1 "븁 % "묃  "룃  "@뚃 " 둿? "9 "AL " U " "NAL5A9 HcIǀ8o)xn?x5K " "v "fDpX "b)~nfD~cfD~fD "P " N3&="" =""A L4 "A9 ſHc1I< Z"AL"'im~i~if~fD"(~iw~m"ALH "A9~mHc11I<+"xf@xffDxfD "*"nl뇿ALuJ "A9 =HcÿA MLq"A8wAxouxAxlupAxuhE "A9 ҽHc- "Ita<v#詽 "$1AALu{"A9 YHcHt$(LL$HIAHP 19H$=AAXKAHEЉL TA L UAtH `UAH="H$1ھ>AʲtZA@PAHDAPALDAKA@LD¹KAH=`"HDʸKAH4$EAHE1hfy|AAKALDҿKAHDKAHIALA LDAPALD¹ LAH|$H=!HDʸLAH4$HEоEA1LT$H$HD$hLA*LA.LAAALLAAcLAA?AA|LAP%LAALAA?A7ALAALAHDD$hHD$hHHEHD$X1LAHDLDHD$PLD ALD@L|$HLDLt$@LILl$8LDLd$0HEL\$( H|$H=!LT$ HŠUAHD HEEAHt$?AH,$A@AHD$APAA1MAAKMAMAD UAHD$hLDÅHIHD$`1zH$A@AAdMA AAPAA FAA@AAhAAPLAHDHD$`MAHDHD$X@AHDLDHD$PLD MALD@L|$HLDLt$@LILl$8LDL\$(HDLT$ HDH|$HD H=!HD@Ht$LDfҾ@FALIH$HD1Ld$0Hl$HAMAfH$ANAANAA1NAx AHP 1MHD$x=AAXKAHEЉL TA L UAtH `UAH=!H$1ھ>At=A@AKALD¹KAH=!HDʸKA8?AHE1蜨fAAKALDAKALDҿKAHDKAHDAKALIALA LD¹ LAH|$H=!HDʸLAH4$HEо`?A1L\$LT$HD$xHD$pLA*LA.LAAALLAAcLAA?AA|LAP%LAALAA?A7ALAALAHDD$pHD$pHHEHD$X1LAHDLDHD$PLD ALD@L|$HLDLt$@LILl$8LDLd$0HEL\$( H|$H=!LT$ HŠUAHD HELAHt$?AH,$A@AHD$A@AA1MAAKMAMAD UAHD$pLDHDHD$`1藦HD$xA@AAdMA AA{MAAMAA@AAhAAPLAHDHD$XMAHDLDHD$PLD MALD@L|$HLDLt$@LILl$8LDL\$(HDLT$ HDH|$HDH=!HD HD$LDfHt$LIAAHD1Ld$0H,$AMAAINA蔥HD$xABAAZNAx sHD$xH=G!AAP$1`HD$xH=,!BAP,1EHD$xAMAHBAAMAMAANAANA1NAP0MAMEHDLT$ LDH|$HDH=!HD Ht$LD@H$LDÄҾhBAHI1L\$诤HD$xAwNAABACA8CAANAANANAP4NALDLDL|$`LDLt$XMEANALD Ld$PHD@L\$HHDH|$8HIH=!LD HD$(LD@LDfHt$0HIhCALT$@L,$D$ ANA AOAAOAD$ D$ D$1衣HD$xA3OAAQOADA(DAAOAAOAOAP8LDLDLt$@LDLl$8LDLd$0L\$(LDLA蝡nH !8>A}=H\$Hl$غLd$Ll$Lt$L|$HXDvDnD,t'H\$(Hl$0Ld$8Ll$@Lt$HL|$PHXfHF H=!HD$ F @VAAljʼn1A؃< jH !-WA迠%= 4H !-XAyA AfIIHLH@HLE IHEIHEHLEH|$LEH=,!HEȀH4$HEоXA1L\$LT$A(H=!1XZAmH !'[A躟f%MH !']A芟fAAH=! AL8]AHE1荟fELLHH@LHE MHEMLELLEH=!HEˁHt$LEHT$H$L1h]AA1AH !)^A踞A HT$ BU H !^Az14$_AH a!$ XAEH 9!:WA`H !@hWA@H !;(WAݝ H !%WA轝H !,VA蝝H !)VA}H y!$xVA]$h_AH I!5\A-H )!,\A H !-x\A`H !:8\A͜@H !)\A譜 H !([A荜H !*[Am$Ũ_AH Y!,P[A=H 9!( [A`H !)ZA@H !(ZAݛ H !*ZA轛H !^A蝛1WfDH !%xXAuH i!)HXAMH I!^A-1H\$Hl$HLd$Ll$Lt$L|$HxN,t*H\$HHl$PLd$XLl$`Lt$hL|$pHxDf=Af.H !_ALk AA AnH o!AS[ _A_AIHHAAASA`A@LEHELT$HEЄ۸-BIH@H|$LEH=!`AHT$H4$LE `AHEȉ1`AAteIIMẺME%`At=`At=RA `AHDH=v! _A_APbAHE1聙A],`AA)`AH=C!AcALEAHE1EA j -BAALEȉع`A%t@`AtRA `AHDH=! _A_AA8`AcAHE1֘A]i`Ac`AAn`A_AA`A`AHE@w`ALEظ_AIIĸ`ALELEfLHЉ%t=`At=`A`AHD_A_A HHIHEIHEH|$LEH=!LEHT$HEH4$1ھ0eAHl$8L\$0L|$(Ld$ LT$їAغ`A%=t=`At=`A`AHDH=Z!HgA1_AA_AkAU H=8!xgA1TAUH=!!gA1=AUH= !gA1&AUH=! hA1A]IIH=!HXhA@MEMEIE1ՖAt H=!iAIE1H诖AU H=|!@iA1蘖AU$H=e!xiA1聖AU(H=N!iA1jAU,H=7!1iASAE0`At`At`A`AHDH=! jA11$PjAA3AD#ADADA DA DA DADADA DA DADADsADcADSADCغ`A%p=`A`=`A`AHDHAD`AK`AHE tyfAR`AxAY`A@`ALEA`Aع`A%t@`AtRA `AHDH=6! _A_AH4$PdAHE1=bAS`AY`AA_`ALE됐AWAVAUATUSHH~tHH[]A\A]A^A_Dn A_A_ALǸ-BHn AMAAA AHHEA@HEA@LHEAH|$LEH=W!ALEEHt$IHH$D1pAUAIIMEDAME%`At=`At=RA `AHDȻ_AH=!A A_AHھ8rAIE1DmpAA!0A1ZcfE- H=!!?A؉1pAH+cuA H=!A101cA H=Ұ!A1bA H=!0A1bAH=!pA1bAH=!A1bAH=j!A1bA H=P!0A1lb@E-H=1!?A؉1pAH;bu01f.E-0H=!A؉1AHau01f.E-PH=! ?A؉1AHau01f.E-pH=q! A؉10AH{auAH=@!pA101XaAH="!A1>aAH=!A1$aAH=!0A1 aAH=Ԯ!pA1`AH=!A1`AH=!A1`AH=!0A1`AH=l!pA1`AH=R!A1n`AH=8!A1T`AH=!0A1:`AH=!pA1 `AH=!A1`fDE-H=ɭ!?A؉1AH_uAH=!0A1M0_AH=v!pA1_AH=\!A1x_AH=B!A1^_AH=(!0A1D_AH=!pA1*_AH=!A1_AH=ڬ!A1^AH=!0A1^A H=!pA1^AH=!A1^AH=r!A1^AH=X!0A1t^AH=>!pA1Z^A H=$!A1@^A$H= !A1&^A(H=!0A1 ^A,H=֫!pA10]A0H=!A1]A4H=!A1]@E$8H=!A؉ى10AI]@uM0۽0`DE$xH=A!A؉ى1xAIO]@uM0۽4DE$H=!A؉ى1AI]@u0۽4`EH=ª!A؉ى1AI\@uA8H=!PA1\A<H=x!A1\A@H=^!A1z\ADH=D!A1`\AHH=*!PA1F\ALH=!A1,\APH=!A1\ATH=ܩ!A1[AXH=©!PA1[A`H=!A1[AdH=!A1[AhH=t!A1[AlH=Z!PA1v[ApH=@!A1\[AtH=&!A1B[AxH= !A1([A|H=!PA1[AH=ب!A101ZAH=!A1ZAH=!A1ZAH=!PA1ZAH=l!A1ZAH=R!A1nZAH=8!A1TZAH=!PA1:ZAH=!A1 ZAH=!A1ZAH=Ч!A1YAH=!PA1YAH=!A1YAH=!A1YAH=h!A1Y@E-H=I!,A؉1PAHSYuAH=!A1010YAH=!A1YAH=!A1XAH=Ʀ!PA1XAH=!A1XAH=!A1XAH=x!A1X@E-H=Y!|A؉1PAHcXuAH=(!A10BXA H= !A1(XA$H=!A1XA(H=إ!PA1WA,H=!A1WA0H=!A1WA4H=!A1WA8H=p!PA1WA<H=V!A1rWA@H=WAHH=!PA1$WALH=!A1 WAPH=Ԥ!A1VATH=!A1VAXH=!1PAV1fE-\H=!A؉1AHVuA|H=P!A1lVAH=6!A1RVAH=!PA18VAH=!A1VAH=!A1VAH=Σ!A1UAH=!PA1UAH=!A1UAH=!A1UH01[]A\A]A^ÐHLuMt1H=J!A1fUfDH=1!HA1JUffffff.ATIUSVH^  }H ! &ATH Ԣ!4ATAD$ t7H11AT$M1H=!DAHTAD$ 9w1[]A\H=b!  A1Tf.AWVAAVAUATUHH SHH '!Ht$hTH !ASHD$hH=!AP 1 THT$hiAH=ѡ!B #AHѨHEΨHE18ASHD$h@ H=!U1`AAAA7AAAAS}AAAALH%@AEAAd LELEAHEALEfHD$p7A @?AAyHDŽ$q7AHD$xAq7Az7AHָAA#AHEILEKALE@H4$HE@KAHEHD$p?|$0H=Z!ADT$PL\$(HD$ HD$xLt$XLl$HLd$@H\$8HD$H$L|$HD$17RUH=!A1!RU H=!A1 RE AAIIHH=Ɵ! LEΨLEƨHEΨHE1@AQE H=!U1AQ}E1iAA}E1iAA}E1iAA}E1iA A}E1iA A}E1iA(A ~}E1iA3A@d}E1iA@AJ}E1iANA0}E1iA^A}E1iAfA}E1iArA}E1iA~A}E1iAA }E1iAA@}E1iAAz}E1iAA`}E1iAAF}E1iAA,}E1iAA}E1iA A}E1iA!A}E1iA3AUH=!A1q7AAz7A+O}AaAz7AA}AaAz7AAi}AaAz7AAL}AaAz7A A/}AaAz7A A}AaAz7A(A }AaAz7A3A@}AaAz7A@A}AaAz7ANA}AaAz7A^A}AaAz7AfAd}AaAz7ArAG}AaAz7A~A*}AaAz7AA }AaAz7AA@}AaAz7AA}AaAz7AA}AaAz7AA}AaAz7AA|}AaAz7AA_}AaAz7A AB}AaAz7A!A%}AaAz7A3AUH=^!HA1zLEH=G!HھhAIE1\LU H=*!A1FLU$H=!A10LE$IIIH߾pMHܩ@MEԩ ME̩IEt JAH|$?H=!A?LL$4$EAA1LT$L\$ KU0H=k!A1KU4H=U!A1qKu4}AAIIHIpLH@LEHELEʅt H<$H=!>LD$@AA1LT$JUH=h!pB1>q7AIILE@LH@`AA@AIؿALDȺz7Aq7A@HH<$H=!HEȃBHE1L\$LT$>@tH ȋ!@B=H5! h B1&u@ B1&uF B1&H1[]A\A]A^A_f.B1\&vB1D&ulB1,&McB1&%ZB1%RB1%IB1%AB1%8B1%e0B1%=(B1l%!B1T%B1<%B1$% B1 %B1$-B1$B1$B1$B1$B1|$eB1d$=B1L$B14$B1$B1$B1#B1#_B1# B1#B1#wB1t#nB1\#mfB1D#E`B1,#WB1#PB1"JB1"?B1"5B1"],B1"8#B1"B1l"B1T"B1<"uB1$"MB1 "%B1!B1!B1!B1!B1!dB1|!CB1d!yB1L!B14!B1!B1!]B1 5UB1 B1 B1 {B1 B1t uB1\ MB1D %B1, B1 B> AB' Af B1 B1e1[ B1b B1k Bs1u B^~ B1I@Q B14B1B1B1S B1B1{ BApBAQfBA1fBAǺAH\$Ld$Ll$A BLt$HXAYBAKA BLDABLDA BLDBHDڨABLDڨ A$BLDҨ@+BHDLt$0LIH4$LD@4BHDfH=!m!HHо:B1Ll$(Ld$ H\$L\$LT$ H\$8Ld$@Ll$HLt$PHXffffff.AWYbAVAUIATUHn SHhFLHk!%Ht$9k!Ybu B 9AtCHHHҐu9At)H=bl!¾0B1[Hh[]A\A]A^A_1fDYbE1H9DDHH=ZbuE H=l!XB1.AEEMBEEAM AU H=k!D$AE$1M U1H=k!BA D$fD$fA ADD$gMUBDMDE1H=vk!M$U BDM,DE(1H=Uk!xEt$AvEdU0H=2k!B1NA]BU41H=k!B0tJAAXBLDA_BLD¹mBH=j!HDʸuB~BHE1AUCBoAAAIH=j!`BLEȸH=?j!pB1[}>ZDMLMDBDEHAUL1H= j!A)AM]AU\1EE^H=i!BE#AAUdH=i!B1U\H=i!hB1AUjH=i!('B1U`H={i!h'B1сUdH=Zi!'B1сkUhH=9i!X(B1сJUlH=i!(B1с)UpH=h!H)B1сUtH=h!1)BAM|Ux1H=h!BA@|$guaHh1[]A\A]A^A_ËMU(BH=nh!1M$U `BH=Uh!1vM,U(BH=,Bu-B30B1qs0B1bs1B1Ss H1B1Dsx1B15s1B1&s,1B1L2B1P82B1 H@P,B\h2B1[ U1HHa,BSH w-B u2B1 u2B1 Uu 2B1r u 3B1c uP3B1T u43B1E u&3B15 U(u,13B# u'MU`4BuH1[] fUu4B1 UuH[]84B1 fUHSHHF(H1a,B w-B 34B1 s4B1| s4B1m s 15B^ }RtPs 6B1I s$86B1: s(Hh6B[]1% DHH1[]f,B sH5B1 sx5B1 s5B1 s5B1 offffff.U1HHa,BS1H fDTH H-BeH-BTH-BC ;B1;B1;B1H (-BHL -BHL -BH -BH 1ҿ.BH1ҿ.BH 1.BH E.B{H _.BjEtfHz.BTH .BCH .B2H 8.BH .B H .B[]1A\udH:B1utx:B1up:B1HkH-BH\-BH-BH-BH-BATHUHn SHD&AHi^-BA3s-BA%u`9B1uh9B1ul1:BEHH (H-BH<[,BH|.BH -BH 1ҿ.BH1ҿ.BH 1.B\H E.BKH _.B:H .BH .BxEH-BH /B H1ҿ/BH 1ҿ3/BHz.BH .BH .BH I/BH \/BH p/B`[]1A\fudH:B1 utx:B1up:B17AU1Ln M!CB1ZSXH=(M!(CB1DS\H=M!PCB1.S`H=L!xCB1SdH=L!CB1ShH=L!CB1SlH=L!CB1SpH=L!DB1H5L! H L!_AdStH=bL!B1qH5BK! PH 1K!3>BH=K!@DB1,H=J!hDB1H=J!DB1H=J!DB1H=J!DB1H=J!EB1H=zJ!XEB1H=aJ!B>B1}H=HJ!^>B1dH=/J!z>B1KH=J!>B12H=I!>B1H=I!>B1H=I!>B1H=I! ?B1H=I!'?B1H=I!EB1H=gI!EB1H=NI!EB1jH=5I!D?B1QH=I!a?B18H=I!}?B1H=H!?B1H=H!?B1H=H!?B1H=H!1?B H=H!@B1H=mH!FB1H=TH!HFB1pH=;H!FB1WH="H!FB1>AT$H= H!FB1&H5G! H1[A\Ðfffff.Hl$L|$H- A y@B AP@G AP@A@M Ak@R A T@[ A@c A@k AP@t A@x AP A} A A A A A ADescriptor Registers Command Registers StoppedDisabledEnabledNoYesInterrupt Registers Link status Register 100Mbits/Sec10Mbits/ SecHalfValidInvalid0x00100: Transmit descriptor base address register %08X 0x00140: Transmit descriptor length register 0x%08X 0x00120: Receive descriptor base address register %08X 0x00150: Receive descriptor length register 0x%08X 0x00048: Command 0 register 0x%08X Interrupts: %s Device: %s 0x00050: Command 2 register 0x%08X Promiscuous mode: %s Retransmit on underflow: %s 0x00054: Command 3 register 0x%08X Jumbo frame: %s Admit only VLAN frame: %s Delete VLAN tag: %s 0x00064: Command 7 register 0x%08X 0x00038: Interrupt register 0x%08X Any interrupt is set: %s Link change interrupt: %s Register 0 auto-poll interrupt: %s Transmit interrupt: %s Software timer interrupt: %s Receive interrupt: %s 0x00040: Interrupt enable register 0x%08X Link change interrupt: %s Register 0 auto-poll interrupt: %s Transmit interrupt: %s Software timer interrupt: %s Receive interrupt: %s Logical Address Filter Register 0x00168: Logical address filter register 0x%08X%08X 0x00030: Link status register 0x%08X Link status: %s Auto negotiation complete %s Duplex %s Speed %s 0x00030: Link status register 0x%08X Link status: %s 0x40: CSR8 (Missed Frames Counter) 0x%08x 0x00: CSR0 (Bus Mode) 0x%08x %s %s address space Cache alignment: %s Programmable burst length unlimited Programmable burst length %d longwords %s endian data buffers Descriptor skip length %d longwords %s bus arbitration scheme Software reset asserted 0x18: CSR3 (Rx Ring Base Address) 0x%08x 0x20: CSR4 (Tx Ring Base Address) 0x%08x 0x28: CSR5 (Status) 0x%08x %s Transmit process %s Receive process %s Link %s Normal interrupts: %s%s%s Abnormal intr: %s%s%s%s%s%s%s%s Start/Stop Backoff Counter Flaky oscillator disable 0x30: CSR6 (Operating Mode) 0x%08x %s%s Transmit threshold %d bytes Transmit DMA %sabled %s Operating mode: %s %s duplex %s%s%s%s%s%s%s Receive DMA %sabled %s filtering mode Transmit buffer unavailable Transmit jabber timeout Receive buffer unavailable Receive watchdog timeout Abnormal interrupt summary Normal interrupt summary 0x38: CSR7 (Interrupt Mask) 0x%08x %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s0x48: CSR9 (Ethernet Address ROM) 0x%08x 0x58: CSR11 (Full Duplex Autoconfig) 0x%08x Network connection error 0x60: CSR12 (SIA Status) 0x%08x %s%s%s%s%s%s%s AUI_TP pin: %s AUI_TP pin autoconfiguration SIA PLL external input enable Encoder input multiplexer Serial interface input multiplexer 0x68: CSR13 (SIA Connectivity) 0x%08x %s%s%s%s External port output multiplexer select: %u%u%u%u %s%s%s%s %s interface selected %s%s%s Collision squelch enable Collision detect enable 0x70: CSR14 (SIA Transmit and Receive) 0x%08x %s%s%s%s%s%s%s %s %s%s%s%s Receive watchdog disable Receive watchdog release 0x78: CSR15 (SIA General) 0x%08x %s%s%s%s%s%s%s%s%s%s0x00: CSR0 (Bus Mode) 0x%08x %s endian descriptors %s %s address space Cache alignment: %s Normal interrupts: %s%s%s%s%s Abnormal intr: %s%s%s%s%s%s%s Special capture effect enabled Early receive interrupt 0x38: CSR7 (Interrupt Mask) 0x%08x %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s0x48: CSR9 (Boot and Ethernet ROMs) 0x%08x Select bits: %s%s%s%s%s%s Data: %d%d%d%d%d%d%d%d 0x50: CSR10 (Boot ROM Address) 0x%08x 0x58: CSR11 (General Purpose Timer) 0x%08x %s Timer value: %u cycles Selected port receive activity Non-selected port receive activity Link partner negotiable 0x60: CSR12 (SIA Status) 0x%08x Link partner code word 0x%04x %s NWay state: %s %s%s%s%s%s%s%s%s%s%s%s SIA register reset asserted CSR autoconfiguration enabled 0x68: CSR13 (SIA Connectivity) 0x%08x SIA Diagnostic Mode 0x%04x %s %s%s 10base-T/AUI autosensing 0x70: CSR14 (SIA Transmit and Receive) 0x%08x %s%s%s%s%s%s%s%s%s%s %s %s%s%s%s0x78: CSR15 (SIA General) 0x%08x %s%s%s%s%s%s%s%s%s%s%s%s %s port selected %s%s%s16-longword boundary alignment32-longword boundary alignmentTransmit automatic polling every 200 secondsTransmit automatic polling every 800 secondsTransmit automatic polling every 1.6 milliseconds Bus error: (unknown code, reserved) Counter overflow No missed frames %u missed frames 21040 Registers StandardDiagnosticRX-has-priorityRound-robinLittleBigfailRxOKTxNoBufs TxOK FD_Short AUI_TP RxTimeout RxStopped RxNoBufs TxUnder TxJabber TxStop PerfectHashdisen Hash-only Filtering Pass Bad Frames Inverse Filtering Promisc Mode Pass All Multicast Forcing collisions Back pressure enabled Capture effect enabled Transmit interrupt Transmit stopped Transmit underflow Receive interrupt Receive stopped AUI_TP pin Full duplex Link fail System error TPAUI Autopolarity state PLL self-test done PLL self-test pass PLL sampler low PLL sampler high SIA reset CSR autoconfiguration 10base-T APLL start Input enable Enable pins 1, 3 Enable pins 2, 4 Enable pins 5, 6, 7 Encoder enable Loopback enable Driver enable Link pulse send enable Receive squelch enable Heartbeat enable Link test enable Autopolarity enable Set polarity plus Jabber disable Host unjab Jabber clock Test clock Force unsquelch Force link fail PLL self-test start Force receiver low 21041 Registers EarlyRx TimerExp ANC Link pass Timer expired ExtReg SROM BootROM Read Mode Continuous mode Unstable NLP detected Transmit remote fault 10base-T portAUI/BNC port Must Be One Autonegotiation enable BNC GP LED1 enable GP LED1 on LED stretch disable GP LED2 enable GP LED2 on not used8-longword boundary alignmentNo transmit automatic pollingstoppedrunning: fetch descrunning: chk pkt endrunning: wait for pktsuspendedrunning: closerunning: flushrunning: queuerunning: wait xmit endrunning: read bufunknown (reserved)running: setup packetrunning: close desc Bus error: parity Bus error: master abort Bus error: target abortnormalinternal loopbackexternal loopbackunknown (not used)Compensation Disabled ModeHigh Power ModeNormal Compensation ModeAutonegotiation disableTransmit disableAbility detectAcknowledge detectComplete acknowledgeFLP link good, nway completeLink checkRA RA JA@JA)RA`JAJAJAGRAORAcRAxRARARARARAGRAORARARARASARASA+SACSAaSAJAJAJAJAJASASASASAH`SASASASATATA*TA9TALTAaTA~TARASCB Status Word (Lower Word) 0x%04X RU Status: Idle RU Status: Suspended RU Status: No Resources RU Status: Ready RU Status: Suspended with no more RBDs RU Status: No Resources due to no more RBDs RU Status: Ready with no RBDs present RU Status: Unknown State CU Status: Idle CU Status: Suspended CU Status: Active CU Status: Unknown State ---- Interrupts Pending ---- Flow Control Pause: %s Early Receive: %s Software Generated Interrupt: %s MDI Done: %s RU Not In Ready State: %s CU Not in Active State: %s RU Received Frame: %s CU Completed Command: %s SCB Command Word (Upper Word) 0x%04X RU Command: No Command RU Command: RU Start RU Command: RU Resume RU Command: RU Abort RU Command: Load RU Base RU Command: Unknown CU Command: No Command CU Command: CU Start CU Command: CU Resume CU Command: Load Dump Counters Address CU Command: Dump Counters CU Command: Load CU Base CU Command: Dump & Reset Counters CU Command: Unknown Software Generated Interrupt: %s ---- Interrupts Masked ---- ALL Interrupts: %s Flow Control Pause: %s Early Receive: %s RU Not In Ready State: %s CU Not in Active State: %s RU Received Frame: %s CU Completed Command: %s MDI/MDI-X Status: MDI MDI-X Unknown o@po@Po@.l@0o@.l@.l@.l@.l@o@n@.l@n@p@`p@@p@cm@ p@p@o@o@0q@q@p@3m@p@3m@p@MAC Registers disabledenabledresetlittlebig10Mb/s100Mb/s1000Mb/sno link configPCI Express32-bit64-bit133MHz66MHzPCIdon't passfilteredignoredignoreaccept1/21/4reserved1/8163848192409620481024256512M88IGPunknownIGP2100MHzPCI-X0x00000: CTRL (Device control register) 0x%08X Endian mode (buffers): %s Link reset: %s Set link up: %s Invert Loss-Of-Signal: %s Receive flow control: %s Transmit flow control: %s VLAN mode: %s Auto speed detect: %s Speed select: %s Force speed: %s Force duplex: %s 0x00008: STATUS (Device status register) 0x%08X Duplex: %s Link up: %s TBI mode: %s Link speed: %s Bus type: %s Port number: %s TBI mode: %s Link speed: %s Bus type: %s Bus speed: %s Bus width: %s 0x00100: RCTL (Receive control register) 0x%08X Receiver: %s Store bad packets: %s Unicast promiscuous: %s Multicast promiscuous: %s Long packet: %s Descriptor minimum threshold size: %s Broadcast accept mode: %s VLAN filter: %s Canonical form indicator: %s Discard pause frames: %s Pass MAC control frames: %s Receive buffer size: %s 0x02808: RDLEN (Receive desc length) 0x%08X 0x02810: RDH (Receive desc head) 0x%08X 0x02818: RDT (Receive desc tail) 0x%08X 0x02820: RDTR (Receive delay timer) 0x%08X 0x00400: TCTL (Transmit ctrl register) 0x%08X Transmitter: %s Pad short packets: %s Software XOFF Transmission: %s Re-transmit on late collision: %s 0x03808: TDLEN (Transmit desc length) 0x%08X 0x03810: TDH (Transmit desc head) 0x%08X 0x03818: TDT (Transmit desc tail) 0x%08X 0x03820: TIDV (Transmit delay timer) 0x%08X PHY type: %s x@`r@`r@`r@`r@`r@`r@`r@ x@ x@`r@`r@ x@ x@w@w@w@w@w@w@w@w@w@w@w@w@w@`r@`r@w@w@`r@`r@`r@`r@`r@`r@`r@w@w@w@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@w@w@w@w@w@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@w@w@w@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@}w@mw@mw@mw@]w@]w@]w@mw@Mw@Mw@Mw@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@]w@=w@=w@`r@`r@`r@`r@`r@`r@`r@`r@`r@1w@`r@1w@]w@=w@`r@`r@`r@`r@`r@`r@`r@`r@`r@w@w@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@`r@]w@`r@`r@`r@Mw@1w@1w@w@`r@`r@`r@`r@`r@`r@`r@w@w@pausedMACundefinedSERDES0x00000: CTRL (Device control register) 0x%08X Invert Loss-Of-Signal: %s Receive flow control: %s Transmit flow control: %s VLAN mode: %s Set link up: %s D3COLD WakeUp capability advertisement: %s Auto speed detect: %s Speed select: %s Force speed: %s Force duplex: %s 0x00008: STATUS (Device status register) 0x%08X Duplex: %s Link up: %s Transmission: %s DMA clock gating: %s TBI mode: %s Link speed: %s Bus type: %s 0x00100: RCTL (Receive control register) 0x%08X Receiver: %s Store bad packets: %s Unicast promiscuous: %s Multicast promiscuous: %s Long packet: %s Descriptor minimum threshold size: %s Broadcast accept mode: %s VLAN filter: %s Cononical form indicator: %s Discard pause frames: %s Pass MAC control frames: %s Loopback mode: %s Receive buffer size: %s 0x02808: RDLEN (Receive desc length) 0x%08X 0x02810: RDH (Receive desc head) 0x%08X 0x02818: RDT (Receive desc tail) 0x%08X 0x00400: TCTL (Transmit ctrl register) 0x%08X Transmitter: %s Pad short packets: %s Software XOFF Transmission: %s Re-transmit on late collision: %s 0x03808: TDLEN (Transmit desc length) 0x%08X 0x03810: TDH (Transmit desc head) 0x%08X 0x03818: TDT (Transmit desc tail) 0x%08X 0x00018: CTRL_EXT (Extended device control) 0x%08X 0x00018: MDIC (MDI control) 0x%08X 0x00024: SCTL (SERDES ANA) 0x%08X 0x00034: CONNSW (Copper/Fiber switch control) 0x%08X 0x00038: VET (VLAN Ether type) 0x%08X 0x00E00: LEDCTL (LED control) 0x%08X 0x01000: PBA (Packet buffer allocation) 0x%08X 0x01008: PBS (Packet buffer size) 0x%08X 0x01048: FRTIMER (Free running timer) 0x%08X 0x0104C: TCPTIMER (TCP timer) 0x%08X 0x00010: EEC (EEPROM/FLASH control) 0x%08X 0x01580: EICR (Extended interrupt cause) 0x%08X 0x01520: EICS (Extended interrupt cause set) 0x%08X 0x01524: EIMS (Extended interrup set/read) 0x%08X 0x01528: EIMC (Extended interrupt mask clear) 0x%08X 0x0152C: EIAC (Extended interrupt auto clear) 0x%08X 0x01530: EIAM (Extended interrupt auto mask) 0x%08X 0x01500: ICR (Interrupt cause read) 0x%08X 0x01504: ICS (Interrupt cause set) 0x%08X 0x01508: IMS (Interrupt mask set/read) 0x%08X 0x0150C: IMC (Interrupt mask clear) 0x%08X 0x04100: IAC (Interrupt assertion count) 0x%08X 0x01510: IAM (Interr acknowledge auto-mask) 0x%08X 0x05AC0: IMIRVP (Immed interr rx VLAN priority) 0x%08X 0x00028: FCAL (Flow control address low) 0x%08X 0x0002C: FCAH (Flow control address high) 0x%08X 0x00170: FCTTV (Flow control tx timer value) 0x%08X 0x02160: FCRTL (Flow control rx threshold low) 0x%08X 0x02168: FCRTH (Flow control rx threshold high) 0x%08X 0x02460: FCRTV (Flow control refresh threshold) 0x%08X 0x05000: RXCSUM (Receive checksum control) 0x%08X 0x05004: RLPML (Receive long packet max length) 0x%08X 0x05008: RFCTL (Receive filter control) 0x%08X 0x05818: MRQC (Multiple rx queues command) 0x%08X 0x0581C: VMD_CTL (VMDq control) 0x%08X 0x00404: TCTL_EXT (Transmit control extended) 0x%08X 0x00410: TIPG (Transmit IPG) 0x%08X 0x03590: DTXCTL (DMA tx control) 0x%08X 0x05800: WUC (Wake up control) 0x%08X 0x05808: WUFC (Wake up filter control) 0x%08X 0x05810: WUS (Wake up status) 0x%08X 0x05838: IPAV (IP address valid) 0x%08X 0x05900: WUPL (Wake up packet length) 0x%08X 0x04200: PCS_CFG (PCS configuration 0) 0x%08X 0x04208: PCS_LCTL (PCS link control) 0x%08X 0x0420C: PCS_LSTS (PCS link status) 0x%08X 0x04218: PCS_ANADV (AN advertisement) 0x%08X 0x0421C: PCS_LPAB (Link partner ability) 0x%08X 0x04220: PCS_NPTX (Next Page transmit) 0x%08X 0x04224: PCS_LPABNP (Link partner ability Next Page) 0x%08X 0x04000: CRCERRS (CRC error count) 0x%08X 0x04004: ALGNERRC (Alignment error count) 0x%08X 0x04008: SYMERRS (Symbol error count) 0x%08X 0x0400C: RXERRC (RX error count) 0x%08X 0x04010: MPC (Missed packets count) 0x%08X 0x04014: SCC (Single collision count) 0x%08X 0x04018: ECOL (Excessive collisions count) 0x%08X 0x0401C: MCC (Multiple collision count) 0x%08X 0x04020: LATECOL (Late collisions count) 0x%08X 0x04028: COLC (Collision count) 0x%08X 0x04030: DC (Defer count) 0x%08X 0x04034: TNCRS (Transmit with no CRS) 0x%08X 0x04038: SEC (Sequence error count) 0x%08X 0x0403C: HTDPMC (Host tx discrd pkts MAC count) 0x%08X 0x04040: RLEC (Receive length error count) 0x%08X 0x04048: XONRXC (XON received count) 0x%08X 0x0404C: XONTXC (XON transmitted count) 0x%08X 0x04050: XOFFRXC (XOFF received count) 0x%08X 0x04054: XOFFTXC (XOFF transmitted count) 0x%08X 0x04058: FCRUC (FC received unsupported count) 0x%08X 0x0405C: PRC64 (Packets rx (64 B) count) 0x%08X 0x04060: PRC127 (Packets rx (65-127 B) count) 0x%08X 0x04064: PRC255 (Packets rx (128-255 B) count) 0x%08X 0x04068: PRC511 (Packets rx (256-511 B) count) 0x%08X 0x0406C: PRC1023 (Packets rx (512-1023 B) count) 0x%08X 0x04070: PRC1522 (Packets rx (1024-max B) count) 0x%08X 0x04074: GPRC (Good packets received count) 0x%08X 0x04078: BPRC (Broadcast packets rx count) 0x%08X 0x0407C: MPRC (Multicast packets rx count) 0x%08X 0x04080: GPTC (Good packets tx count) 0x%08X 0x04088: GORCL (Good octets rx count lower) 0x%08X 0x0408C: GORCH (Good octets rx count upper) 0x%08X 0x04090: GOTCL (Good octets tx count lower) 0x%08X 0x04094: GOTCH (Good octets tx count upper) 0x%08X 0x040A0: RNBC (Receive no buffers count) 0x%08X 0x040A4: RUC (Receive undersize count) 0x%08X 0x040A8: RFC (Receive fragment count) 0x%08X 0x040AC: ROC (Receive oversize count) 0x%08X 0x040B0: RJC (Receive jabber count) 0x%08X 0x040B4: MGPRC (Management packets rx count) 0x%08X 0x040B8: MGPDC (Management pkts dropped count) 0x%08X 0x040BC: MGPTC (Management packets tx count) 0x%08X 0x040C0: TORL (Total octets received lower) 0x%08X 0x040C4: TORH (Total octets received upper) 0x%08X 0x040C8: TOTL (Total octets transmitted lower) 0x%08X 0x040CC: TOTH (Total octets transmitted upper) 0x%08X 0x040D0: TPR (Total packets received) 0x%08X 0x040D4: TPT (Total packets transmitted) 0x%08X 0x040D8: PTC64 (Packets tx (64 B) count) 0x%08X 0x040DC: PTC127 (Packets tx (65-127 B) count) 0x%08X 0x040E0: PTC255 (Packets tx (128-255 B) count) 0x%08X 0x040E4: PTC511 (Packets tx (256-511 B) count) 0x%08X 0x040E8: PTC1023 (Packets tx (512-1023 B) count) 0x%08X 0x040EC: PTC1522 (Packets tx (> 1024 B) count) 0x%08X 0x040F0: MPTC (Multicast packets tx count) 0x%08X 0x040F4: BPTC (Broadcast packets tx count) 0x%08X 0x040F8: TSCTC (TCP segment context tx count) 0x%08X 0x04104: RPTHC (Rx packets to host count) 0x%08X 0x04118: HGPTC (Host good packets tx count) 0x%08X 0x04128: HGORCL (Host good octets rx cnt lower) 0x%08X 0x0412C: HGORCH (Host good octets rx cnt upper) 0x%08X 0x04130: HGOTCL (Host good octets tx cnt lower) 0x%08X 0x04134: HGOTCH (Host good octets tx cnt upper) 0x%08X 0x04138: LENNERS (Length error count) 0x%08X 0x04228: SCVPC (SerDes/SGMII code viol pkt cnt) 0x%08X 0x0A018: HRMPC (Header redir missed pkt count) 0x%08X 0x0%02X: SRRCTL%d (Split and replic rx ctl%d) 0x%08X 0x0%02X: PSRTYPE%d (Packet split receive type%d) 0x%08X 0x0%02X: RDBAL%d (Rx desc base addr low%d) 0x%08X 0x0%02X: RDBAH%d (Rx desc base addr high%d) 0x%08X 0x0%02X: RDLEN%d (Rx descriptor length%d) 0x%08X 0x0%02X: RDH%d (Rx descriptor head%d) 0x%08X 0x0%02X: RDT%d (Rx descriptor tail%d) 0x%08X 0x0%02X: RXDCTL%d (Rx descriptor control%d) 0x%08X 0x0%02X: EITR%d (Interrupt throttle%d) 0x%08X 0x0%02X: IMIR%d (Immediate interrupt Rx%d) 0x%08X 0x0%02X: IMIREXT%d (Immediate interr Rx extended%d) 0x%08X 0x0%02X: RAL%02d (Receive address low%02d) 0x%08X 0x0%02X: RAH%02d (Receive address high%02d) 0x%08X 0x0%02X: TDBAL%d (Tx desc base address low%d) 0x%08X 0x0%02X: TDBAH%d (Tx desc base address high%d) 0x%08X 0x0%02X: TDLEN%d (Tx descriptor length%d) 0x%08X 0x0%02X: TDH%d (Transmit descriptor head%d) 0x%08X 0x0%02X: TDT%d (Transmit descriptor tail%d) 0x%08X 0x0%02X: TXDCTL%d (Transmit descriptor control%d) 0x%08X 0x0%02X: TDWBAL%d (Tx desc complete wb addr low%d) 0x%08X 0x0%02X: TDWBAH%d (Tx desc complete wb addr hi%d) 0x%08X 0x0%02X: DCA_TXCTRL%d (Tx DCA control%d) 0x%08X 0x0%02X: IP4AT%d (IPv4 address table%d) 0x%08X 0x0%02X: IP6AT%d (IPv6 address table%d) 0x%08X 0x0%02X: WUPM%02d (Wake up packet memory%02d) 0x%08X 0x0%02X: FFMT%03d (Flexible filter mask table%03d) 0x%08X 0x0%02X: FFVT%03d (Flexible filter value table%03d) 0x%08X 0x0%02X: FFLT%d (Flexible filter length table%d) 0x%08X 0x03410: TDFH (Tx data FIFO head) 0x%08X 0x03418: TDFT (Tx data FIFO tail) 0x%08X 0x03420: TDFHS (Tx data FIFO head saved) 0x%08X 0x03430: TDFPC (Tx data FIFO packet count) 0x%08X addr_low0x%04lx: %-16s 0x%08x addr_highhash_table_highhash_table_lowr_des_startx_des_startr_buff_sizeecntrlieventimaskivecr_des_activex_des_activemii_datamii_speedr_boundr_fstartx_fstartfun_coder_cntrlr_hashx_cntrlMAL%d Registers TX| CTP%d = 0x%08x RX|RCBS%d = 0x%08x (%d) EMAC%d Registers IPCR = 0x%08x ZMII%d Registers RGMII%d Registers FER = %08x SSR = %08x TAH%d Registers CFG = 0x%08x ESR = 0x%08x IER = 0x%08x TX|CASR = 0x%08x CARR = 0x%08x EOBISR = 0x%08x DEIR = 0x%08x RX|CASR = 0x%08x CARR = 0x%08x EOBISR = 0x%08x DEIR = 0x%08x MR0 = 0x%08x MR1 = 0x%08x RMR = 0x%08x ISR = 0x%08x ISER = 0x%08x TMR0 = 0x%08x TMR1 = 0x%08x TRTR = 0x%08x RWMR = 0x%08x IAR = %04x%08x LSA = %04x%08x IAHT = 0x%04x 0x%04x 0x%04x 0x%04x GAHT = 0x%04x 0x%04x 0x%04x 0x%04x VTPID = 0x%04x VTCI = 0x%04x IPGVR = 0x%04x STACR = 0x%08x OCTX = 0x%08x OCRX = 0x%08x FER = %08x SSR = %08x SMIISR = %08x REVID = %08x MR = %08x TSR = %08x SSR0 = %08x SSR1 = %08x SSR2 = %08x SSR3 = %08x SSR4 = %08x SSR5 = %08x 0x00000: CTRL0 (Device control register) 0x%08X Link reset: %s VLAN mode: %s 0x00010: STATUS (Device status register) 0x%08X Link up: %s Bus type: %s Bus speed: %s Bus width: %s 0x00100: RCTL (Receive control register) 0x%08X Receiver: %s Store bad packets: %s Unicast promiscuous: %s Multicast promiscuous: %s Descriptor minimum threshold size: %s Broadcast accept mode: %s VLAN filter: %s Cononical form indicator: %s 0x00120: RDLEN (Receive desc length) 0x%08X 0x00128: RDH (Receive desc head) 0x%08X 0x00130: RDT (Receive desc tail) 0x%08X 0x00138: RDTR (Receive delay timer) 0x%08X 0x00600: TCTL (Transmit ctrl register) 0x%08X Transmitter: %s 0x00610: TDLEN (Transmit desc length) 0x%08X 0x00618: TDH (Transmit desc head) 0x%08X 0x00620: TDT (Transmit desc tail) 0x%08X 0x00628: TIDV (Transmit delay timer) 0x%08X 1G10Gdownup0x042A4: LINKS (Link Status register) 0x%08X Link Status: %s Link Speed: %s 0x05080: FCTRL (Filter Control register) 0x%08X Receive Flow Control Packets: %s Receive Priority Flow Control Packets: %s Discard Pause Frames: %s Pass MAC Control Frames: %s Broadcast Accept: %s Unicast Promiscuous: %s Multicast Promiscuous: %s Store Bad Packets: %s 0x05088: VLNCTRL (VLAN Control register) 0x%08X VLAN Mode: %s VLAN Filter: %s 0x02100: SRRCTL0 (Split and Replic Rx Control 0) 0x%08X Receive Buffer Size: %uKB 0x03D00: RMCS (Receive Music Control register) 0x%08X Transmit Flow Control: %s Priority Flow Control: %s 0x04250: HLREG0 (Highlander Control 0 register) 0x%08X Transmit CRC: %s Receive CRC Strip: %s Jumbo Frames: %s Pad Short Frames: %s Loopback: %s 0x00000: CTRL (Device Control) 0x%08X 0x00008: STATUS (Device Status) 0x%08X 0x00018: CTRL_EXT (Extended Device Control) 0x%08X 0x00020: ESDP (Extended SDP Control) 0x%08X 0x00028: EODSDP (Extended OD SDP Control) 0x%08X 0x00200: LEDCTL (LED Control) 0x%08X 0x00048: FRTIMER (Free Running Timer) 0x%08X 0x0004C: TCPTIMER (TCP Timer) 0x%08X 0x10010: EEC (EEPROM/Flash Control) 0x%08X 0x10014: EERD (EEPROM Read) 0x%08X 0x1001C: FLA (Flash Access) 0x%08X 0x10110: EEMNGCTL (Manageability EEPROM Control) 0x%08X 0x10114: EEMNGDATA (Manageability EEPROM R/W Data) 0x%08X 0x10110: FLMNGCTL (Manageability Flash Control) 0x%08X 0x1011C: FLMNGDATA (Manageability Flash Read Data) 0x%08X 0x10120: FLMNGCNT (Manageability Flash Read Count) 0x%08X 0x1013C: FLOP (Flash Opcode) 0x%08X 0x10200: GRC (General Receive Control) 0x%08X 0x00800: EICR (Extended Interrupt Cause) 0x%08X 0x00808: EICS (Extended Interrupt Cause Set) 0x%08X 0x00880: EIMS (Extended Interr. Mask Set/Read) 0x%08X 0x00888: EIMC (Extended Interrupt Mask Clear) 0x%08X 0x00810: EIAC (Extended Interrupt Auto Clear) 0x%08X 0x00890: EIAM (Extended Interr. Auto Mask EN) 0x%08X 0x00820: EITR0 (Extended Interrupt Throttle 0) 0x%08X 0x00900: IVAR0 (Interrupt Vector Allocation 0) 0x%08X 0x00000: MSIXT (MSI-X Table) 0x%08X 0x02000: MSIXPBA (MSI-X Pending Bit Array) 0x%08X 0x11068: PBACL (MSI-X PBA Clear) 0x%08X 0x00898: GPIE (General Purpose Interrupt EN) 0x%08X 0x03008: PFCTOP (Priority Flow Ctrl Type Opcode) 0x%08X 0x%05X: FCCTV%d (Flow Ctrl Tx Timer Value %d) 0x%08X 0x%05X: FCRTL%d (Flow Ctrl Rx Threshold low %d) 0x%08X 0x%05X: FCRTH%d (Flow Ctrl Rx Threshold High %d) 0x%08X 0x032A0: FCRTV (Flow Control Refresh Threshold) 0x%08X 0x0CE00: TFCS (Transmit Flow Control Status) 0x%08X 0x%05X: RDBAL%02d (Rx Desc Base Addr Low %02d) 0x%08X 0x%05X: RDBAH%02d (Rx Desc Base Addr High %02d) 0x%08X 0x%05X: RDLEN%02d (Receive Descriptor Length %02d) 0x%08X 0x%05X: RDH%02d (Receive Descriptor Head %02d) 0x%08X 0x%05X: RDT%02d (Receive Descriptor Tail %02d) 0x%08X 0x%05X: RXDCTL%02d (Receive Descriptor Control %02d) 0x%08X 0x%05X: SRRCTL%02d (Split and Replic Rx Control %02d) 0x%08X 0x%05X: DCA_RXCTRL%02d (Rx DCA Control %02d) 0x%08X 0x02F00: RDRXCTL (Receive DMA Control) 0x%08X 0x%05X: RXPBSIZE%d (Receive Packet Buffer Size %d) 0x%08X 0x03000: RXCTRL (Receive Control) 0x%08X 0x03D04: DROPEN (Drop Enable Control) 0x%08X 0x05000: RXCSUM (Receive Checksum Control) 0x%08X 0x05008: RFCTL (Receive Filter Control) 0x%08X 0x%05X: RAL%02d (Receive Address Low%02d) 0x%08X 0x%05X: RAH%02d (Receive Address High %02d) 0x%08X 0x05480: PSRTYPE (Packet Split Receive Type) 0x%08X 0x05090: MCSTCTRL (Multicast Control) 0x%08X 0x05818: MRQC (Multiple Rx Queues Command) 0x%08X 0x0581C: VMD_CTL (VMDq Control) 0x%08X 0x%05X: IMIR%d (Immediate Interrupt Rx %d) 0x%08X 0x%05X: IMIREXT%d (Immed. Interr. Rx Extended %d) 0x%08X 0x05AC0: IMIRVP (Immed. Interr. Rx VLAN Prior.) 0x%08X 0x%05X: TDBAL%02d (Tx Desc Base Addr Low %02d) 0x%08X 0x%05X: TDBAH%02d (Tx Desc Base Addr High %02d) 0x%08X 0x%05X: TDLEN%02d (Tx Descriptor Length %02d) 0x%08X 0x%05X: TDH%02d (Transmit Descriptor Head %02d) 0x%08X 0x%05X: TDT%02d (Transmit Descriptor Tail %02d) 0x%08X 0x%05X: TXDCTL%02d (Tx Descriptor Control %02d) 0x%08X 0x%05X: TDWBAL%02d (Tx Desc Compl. WB Addr low %02d) 0x%08X 0x%05X: TDWBAH%02d (Tx Desc Compl. WB Addr High %02d) 0x%08X 0x07E00: DTXCTL (DMA Tx Control) 0x%08X 0x%05X: DCA_TXCTRL%02d (Tx DCA Control %02d) 0x%08X 0x0CB00: TIPG (Transmit IPG Control) 0x%08X 0x%05X: TXPBSIZE%d (Transmit Packet Buffer Size %d) 0x%08X 0x0CD10: MNGTXMAP (Manageability Tx TC Mapping) 0x%08X 0x05800: WUC (Wake up Control) 0x%08X 0x05808: WUFC (Wake Up Filter Control) 0x%08X 0x05810: WUS (Wake Up Status) 0x%08X 0x05838: IPAV (IP Address Valid) 0x%08X 0x05840: IP4AT (IPv4 Address Table) 0x%08X 0x05880: IP6AT (IPv6 Address Table) 0x%08X 0x05900: WUPL (Wake Up Packet Length) 0x%08X 0x05A00: WUPM (Wake Up Packet Memory) 0x%08X 0x09000: FHFT (Flexible Host Filter Table) 0x%08X 0x07F40: DPMCS (Desc. Plan Music Ctrl Status) 0x%08X 0x0CD00: PDPMCS (Pkt Data Plan Music ctrl Stat) 0x%08X 0x050A0: RUPPBMR (Rx User Prior to Pkt Buff Map) 0x%08X 0x%05X: RT2CR%d (Receive T2 Configure %d) 0x%08X 0x%05X: RT2SR%d (Recieve T2 Status %d) 0x%08X 0x%05X: TDTQ2TCCR%d (Tx Desc TQ2 TC Config %d) 0x%08X 0x%05X: TDTQ2TCSR%d (Tx Desc TQ2 TC Status %d) 0x%08X 0x%05X: TDPT2TCCR%d (Tx Data Plane T2 TC Config %d) 0x%08X 0x%05X: TDPT2TCSR%d (Tx Data Plane T2 TC Status %d) 0x%08X 0x04000: crcerrs (CRC Error Count) 0x%08X 0x04004: illerrc (Illegal Byte Error Count) 0x%08X 0x04008: errbc (Error Byte Count) 0x%08X 0x04010: mspdc (MAC Short Packet Discard Count) 0x%08X 0x%05X: mpc%d (Missed Packets Count %d) 0x%08X 0x04034: mlfc (MAC Local Fault Count) 0x%08X 0x04038: mrfc (MAC Remote Fault Count) 0x%08X 0x04040: rlec (Receive Length Error Count) 0x%08X 0x03F60: lxontxc (Link XON Transmitted Count) 0x%08X 0x0CF60: lxonrxc (Link XON Received Count) 0x%08X 0x03F68: lxofftxc (Link XOFF Transmitted Count) 0x%08X 0x0CF68: lxoffrxc (Link XOFF Received Count) 0x%08X 0x%05X: pxontxc%d (Priority XON Tx Count %d) 0x%08X 0x%05X: pxonrxc%d (Priority XON Received Count %d) 0x%08X 0x%05X: pxofftxc%d (Priority XOFF Tx Count %d) 0x%08X 0x%05X: pxoffrxc%d (Priority XOFF Received Count %d) 0x%08X 0x0405C: prc64 (Packets Received (64B) Count) 0x%08X 0x04060: prc127 (Packets Rx (65-127B) Count) 0x%08X 0x04064: prc255 (Packets Rx (128-255B) Count) 0x%08X 0x04068: prc511 (Packets Rx (256-511B) Count) 0x%08X 0x0406C: prc1023 (Packets Rx (512-1023B) Count) 0x%08X 0x04070: prc1522 (Packets Rx (1024-Max) Count) 0x%08X 0x04074: gprc (Good Packets Received Count) 0x%08X 0x04078: bprc (Broadcast Packets Rx Count) 0x%08X 0x0407C: mprc (Multicast Packets Rx Count) 0x%08X 0x04080: gptc (Good Packets Transmitted Count) 0x%08X 0x04088: gorcl (Good Octets Rx Count Low) 0x%08X 0x0408C: gorch (Good Octets Rx Count High) 0x%08X 0x04090: gotcl (Good Octets Tx Count Low) 0x%08X 0x04094: gotch (Good Octets Tx Count High) 0x%08X 0x%05X: rnbc%d (Receive No Buffers Count %d) 0x%08X 0x040A4: ruc (Receive Undersize count) 0x%08X 0x040A8: rfc (Receive Fragment Count) 0x%08X 0x040AC: roc (Receive Oversize Count) 0x%08X 0x040B0: rjc (Receive Jabber Count) 0x%08X 0x040B4: mngprc (Management Packets Rx Count) 0x%08X 0x040B8: mngpdc (Management Pkts Dropped Count) 0x%08X 0x0CF90: mngptc (Management Packets Tx Count) 0x%08X 0x040C0: torl (Total Octets Rx Count Low) 0x%08X 0x040C4: torh (Total Octets Rx Count High) 0x%08X 0x040D0: tpr (Total Packets Received) 0x%08X 0x040D4: tpt (Total Packets Transmitted) 0x%08X 0x040D8: ptc64 (Packets Tx (64B) Count) 0x%08X 0x040DC: ptc127 (Packets Tx (65-127B) Count) 0x%08X 0x040E0: ptc255 (Packets Tx (128-255B) Count) 0x%08X 0x040E4: ptc511 (Packets Tx (256-511B) Count) 0x%08X 0x040E8: ptc1023 (Packets Tx (512-1023B) Count) 0x%08X 0x040EC: ptc1522 (Packets Tx (1024-Max) Count) 0x%08X 0x040F0: mptc (Multicast Packets Tx Count) 0x%08X 0x040F4: bptc (Broadcast Packets Tx Count) 0x%08X 0x04120: xec (XSUM Error Count) 0x%08X 0x%05X: qprc%02d (Queue Packets Rx Count %02d) 0x%08X 0x%05X: qptc%02d (Queue Packets Tx Count %02d) 0x%08X 0x%05X: qbrc%02d (Queue Bytes Rx Count %02d) 0x%08X 0x%05X: qbtc%02d (Queue Bytes Tx Count %02d) 0x%08X 0x04200: PCS1GCFIG (PCS_1G Gloabal Config 1) 0x%08X 0x04208: PCS1GLCTL (PCS_1G Link Control) 0x%08X 0x0420C: PCS1GLSTA (PCS_1G Link Status) 0x%08X 0x04210: PCS1GDBG0 (PCS_1G Debug 0) 0x%08X 0x04214: PCS1GDBG1 (PCS_1G Debug 1) 0x%08X 0x04218: PCS1GANA (PCS-1G Auto Neg. Adv.) 0x%08X 0x0421C: PCS1GANLP (PCS-1G AN LP Ability) 0x%08X 0x04220: PCS1GANNP (PCS_1G Auto Neg Next Page Tx) 0x%08X 0x04224: PCS1GANLPNP (PCS_1G Auto Neg LPs Next Page) 0x%08X 0x04244: HLREG1 (Highlander Status 1) 0x%08X 0x04248: PAP (Pause and Pace) 0x%08X 0x0424C: MACA (MDI Auto-Scan Command and Addr) 0x%08X 0x04250: APAE (Auto-Scan PHY Address Enable) 0x%08X 0x04254: ARD (Auto-Scan Read Data) 0x%08X 0x04258: AIS (Auto-Scan Interrupt Status) 0x%08X 0x0425C: MSCA (MDI Single Command and Addr) 0x%08X 0x04260: MSRWD (MDI Single Read and Write Data) 0x%08X 0x04264: MLADD (MAC Address Low) 0x%08X 0x04268: MHADD (MAC Addr High/Max Frame size) 0x%08X 0x0426C: TREG (Test Register) 0x%08X 0x04288: PCSS1 (XGXS Status 1) 0x%08X 0x0428C: PCSS2 (XGXS Status 2) 0x%08X 0x04290: XPCSS (10GBASE-X PCS Status) 0x%08X 0x04298: SERDESC (SERDES Interface Control) 0x%08X 0x0429C: MACS (FIFO Status/CNTL Report) 0x%08X 0x042A0: AUTOC (Auto Negotiation Control) 0x%08X 0x042A8: AUTOC2 (Auto Negotiation Control 2) 0x%08X 0x042AC: AUTOC3 (Auto Negotiation Control 3) 0x%08X 0x042B0: ANLP1 (Auto Neg Lnk Part. Ctrl Word 1) 0x%08X 0x042B0: ANLP2 (Auto Neg Lnk Part. Ctrl Word 2) 0x%08X 0x04800: ATLASCTL (Atlas Analog Configuration) 0x%08X 0x02C20: RDSTATCTL (Rx DMA Statistic Control) 0x%08X 0x%05X: RDSTAT%d (Rx DMA Statistics %d) 0x%08X 0x02F08: RDHMPN (Rx Desc Handler Mem Page num) 0x%08X 0x02F10: RIC_DW0 (Rx Desc Hand. Mem Read Data 0) 0x%08X 0x02F14: RIC_DW1 (Rx Desc Hand. Mem Read Data 1) 0x%08X 0x02F18: RIC_DW2 (Rx Desc Hand. Mem Read Data 2) 0x%08X 0x02F1C: RIC_DW3 (Rx Desc Hand. Mem Read Data 3) 0x%08X 0x02F20: RDPROBE (Rx Probe Mode Status) 0x%08X 0x07C20: TDSTATCTL (Tx DMA Statistic Control) 0x%08X 0x%05X: TDSTAT%d (Tx DMA Statistics %d) 0x%08X 0x07F08: TDHMPN (Tx Desc Handler Mem Page Num) 0x%08X 0x07F10: TIC_DW0 (Tx Desc Hand. Mem Read Data 0) 0x%08X 0x07F14: TIC_DW1 (Tx Desc Hand. Mem Read Data 1) 0x%08X 0x07F18: TIC_DW2 (Tx Desc Hand. Mem Read Data 2) 0x%08X 0x07F1C: TIC_DW3 (Tx Desc Hand. Mem Read Data 3) 0x%08X 0x07F20: TDPROBE (Tx Probe Mode Status) 0x%08X 0x0C600: TXBUFCTRL (TX Buffer Access Control) 0x%08X 0x0C610: TXBUFDATA0 (TX Buffer DATA 0) 0x%08X 0x0C614: TXBUFDATA1 (TX Buffer DATA 1) 0x%08X 0x0C618: TXBUFDATA2 (TX Buffer DATA 2) 0x%08X 0x0C61C: TXBUFDATA3 (TX Buffer DATA 3) 0x%08X 0x03600: RXBUFCTRL (RX Buffer Access Control) 0x%08X 0x03610: RXBUFDATA0 (RX Buffer DATA 0) 0x%08X 0x03614: RXBUFDATA1 (RX Buffer DATA 1) 0x%08X 0x03618: RXBUFDATA2 (RX Buffer DATA 2) 0x%08X 0x0361C: RXBUFDATA3 (RX Buffer DATA 3) 0x%08X 0x%05X: PCIE_DIAG%d (PCIe Diagnostic %d) 0x%08X 0x050A4: RFVAL (Receive Filter Validation) 0x%08X 0x042B8: MDFTC1 (MAC DFT Control 1) 0x%08X 0x042C0: MDFTC2 (MAC DFT Control 2) 0x%08X 0x042C4: MDFTFIFO1 (MAC DFT FIFO 1) 0x%08X 0x042C8: MDFTFIFO2 (MAC DFT FIFO 2) 0x%08X 0x042CC: MDFTS (MAC DFT Status) 0x%08X 0x1106C: PCIEECCCTL (PCIe ECC Control) 0x%08X 0x0C300: PBTXECC (Packet Buffer Tx ECC) 0x%08X 0x03300: PBRXECC (Packet Buffer Rx ECC) 0x%08X %s Interrupt: %s Address Data ------- ------ 0x%02x 0x%04x Mac/BIU Registers Active Reset In Progress DownUpNormalReversedNot DoneNot Half/Full10/10010ForceIn ProgressPassedFailedRx CompleteRx DescriptorRx Packet ErrorRx Early ThresholdRx IdleRx OverrunTx Packet OKTx DescriptorTx Packet ErrorTx IdleTx UnderrunMIB ServiceSoftwarePower Management EventPhyHigh Bits ErrorRx Status FIFO OverrunReceived Target AbortReceived Master AbortSignaled System ErrorDetected Parity ErrorRx Reset CompleteTx Reset Complete No Interrupts Active Masked Interrupts %s RejectedAccepted Wake on Arp Enabled SecureOn Hack Detected Phy Interrupt Received Arp Received Pattern 0 Received Pattern 1 Received Pattern 2 Received Pattern 3 Received Magic Packet Received Counters Frozen Value = %d Internal Phy Registers ---------------------- Port Isolated Loopback Enabled Remote Fault Detected Advertising 100Base-T4 Advertising Pause Next Page Desired Supports 100Base-T4 Supports Pause Indicates Remote Fault Reverse MII Interrupt Detected False Carrier Detected Rx Error Detected MII Interrupts %s MII Interrupt Pending BypassedPhase-AdjustedFree-RunningForcedReducedEnhancedFailed or Not RunDetected'Magic' Phy Registers AdvertiseMagic number 0x%08x does not match 0x%08x 0x00: CR (Command): 0x%08x Transmit %s Receive %s 0x04: CFG (Configuration): 0x%08x %s Endian Boot ROM %s Internal Phy %s Phy Reset %s External Phy %s Default Auto-Negotiation %s, %s %s Mb %s Duplex Phy Interrupt %sAuto-Cleared Phy Configuration = 0x%02x Auto-Negotiation %s %s Polarity %s Duplex %d Mb/s Link %s 0x08: MEAR (EEPROM Access): 0x%08x 0x0c: PTSCR (PCI Test Control): 0x%08x EEPROM Self Test %s Rx Filter Self Test %s Tx FIFO Self Test %s Rx FIFO Self Test %s EEPROM Reload In Progress 0x10: ISR (Interrupt Status): 0x%08x 0x14: IMR (Interrupt Mask): 0x%08x 0x18: IER (Interrupt Enable): 0x%08x 0x20: TXDP (Tx Descriptor Pointer): 0x%08x 0x24: TXCFG (Tx Config): 0x%08x Drain Threshhold = %d bytes (%d) Fill Threshhold = %d bytes (%d) Max DMA Burst per Tx = %d bytes Automatic Tx Padding %s Mac Loopback %s Heartbeat Ignore %s Carrier Sense Ignore %s 0x30: RXDP (Rx Descriptor Pointer): 0x%08x 0x34: RXCFG (Rx Config): 0x%08x Drain Threshhold = %d bytes (%d) Max DMA Burst per Rx = %d bytes Long Packets %s Tx Packets %s Runt Packets %s Error Packets %s 0x3c: CCSR (CLKRUN Control/Status): 0x%08x CLKRUNN %s Power Management %s Power Management Event Pending 0x40: WCSR (Wake-on-LAN Control/Status): 0x%08x Wake on Phy Interrupt Enabled Wake on Unicast Packet Enabled Wake on Multicast Packet Enabled Wake on Broadcast Packet Enabled Wake on Pattern 0 Match Enabled Wake on Pattern 1 Match Enabled Wake on Pattern 2 Match Enabled Wake on Pattern 3 Match Enabled Wake on Magic Packet Enabled Magic Packet SecureOn Enabled Unicast Packet Received Multicast Packet Received Broadcast Packet Received 0x44: PCR (Pause Control/Status): 0x%08x Pause Counter = %d Pause %sNegotiated Pause on DA %s Pause on Mulitcast %s Pause %s PS_RCVD: Pause Frame Received 0x48: RFCR (Rx Filter Control): 0x%08x Unicast Hash %s Multicast Hash %s Arp %s Pattern 0 Match %s Pattern 1 Match %s Pattern 2 Match %s Pattern 3 Match %s Perfect Match %s All Unicast %s All Multicast %s All Broadcast %s Rx Filter %s 0x4c: RFDR (Rx Filter Data): 0x%08x PMATCH 1-0 = 0x%08x PMATCH 3-2 = 0x%08x PMATCH 5-4 = 0x%08x PCOUNT 1-0 = 0x%08x PCOUNT 3-2 = 0x%08x SOPASS 1-0 = 0x%08x SOPASS 3-2 = 0x%08x SOPASS 5-4 = 0x%08x 0x50: BRAR (Boot ROM Address): 0x%08x Automatically Increment Address 0x54: BRDR (Boot ROM Data): 0x%08x 0x58: SRR (Silicon Revision): 0x%08x 0x5c: MIBC (Mgmt Info Base Control): 0x%08x Counter Overflow Warning 0x60: MIB[0] (Rx Errored Packets): 0x%04x 0x64: MIB[1] (Rx Frame Sequence Errors): 0x%02x 0x68: MIB[2] (Rx Missed Packets): 0x%02x 0x6c: MIB[3] (Rx Alignment Errors): 0x%02x 0x70: MIB[4] (Rx Symbol Errors): 0x%02x 0x74: MIB[5] (Rx Long Frame Errors): 0x%02x 0x78: MIB[6] (Tx Heartbeat Errors): 0x%02x 0x80: BMCR (Basic Mode Control): 0x%04x %s Duplex Port is Powered %s Auto-Negotiation %s %d Mb/s Auto-Negotiation Restarting 0x84: BMSR (Basic Mode Status): 0x%04x Link %s %sCapable of Auto-Negotiation Auto-Negotiation %sComplete %sCapable of Preamble Suppression %sCapable of 10Base-T Half Duplex %sCapable of 10Base-T Full Duplex %sCapable of 100Base-TX Half Duplex %sCapable of 100Base-TX Full Duplex %sCapable of 100Base-T4 Jabber Condition Detected 0x88: PHYIDR1 (PHY ID #1): 0x%04x 0x8c: PHYIDR2 (PHY ID #2): 0x%04x OUI = 0x%06x Model = 0x%02x (%d) Revision = 0x%01x (%d) 0x90: ANAR (Autoneg Advertising): 0x%04x Protocol Selector = 0x%02x (%d) Advertising 10Base-T Half Duplex Advertising 10Base-T Full Duplex Advertising 100Base-TX Half Duplex Advertising 100Base-TX Full Duplex Indicating Remote Fault 0x94: ANLPAR (Autoneg Partner): 0x%04x Supports 10Base-T Half Duplex Supports 10Base-T Full Duplex Supports 100Base-TX Half Duplex Supports 100Base-TX Full Duplex Indicates Acknowledgement 0x98: ANER (Autoneg Expansion): 0x%04x Link Partner Can %sAuto-Negotiate Link Code Word %sReceived Next Page %sSupported Link Partner Next Page %sSupported Parallel Detection Fault 0x9c: ANNPTR (Autoneg Next Page Tx): 0x%04x 0xc0: PHYSTS (Phy Status): 0x%04x Link %s %d Mb/s %s Duplex Auto-Negotiation %sComplete %s Polarity 0xc4: MICR (MII Interrupt Control): 0x%04x 0xc8: MISR (MII Interrupt Status): 0x%04x Rx Error Counter Half-Full Interrupt %s False Carrier Counter Half-Full Interrupt %s Auto-Negotiation Complete Interrupt %s Remote Fault Interrupt %s Jabber Interrupt %s Link Change Interrupt %s 0xcc: PGSEL (Phy Register Page Select): 0x%04x 0xd0: FCSCR (False Carrier Counter): 0x%04x 0xd4: RECR (Rx Error Counter): 0x%04x 0xd8: PCSR (100Mb/s PCS Config/Status): 0x%04x NRZI Bypass %s %s Signal Detect Algorithm %s Signal Detect Operation True Quiet Mode %s Rx Clock is %s 4B/5B Operation %s Forced 100 Mb/s Good Link 0xe4: PHYCR (Phy Control): 0x%04x Phy Address = 0x%x (%d) %sPause Compatible with Link Partner LED Stretching %s Phy Self Test %s Self Test Sequence = PSR%d 0xe8: TBTSCR (10Base-T Status/Control): 0x%04x Jabber %s Heartbeat %s Polarity Auto-Sense/Correct %s %s Polarity %s Normal Link Pulse %s 10 Mb/s Loopback %s Forced 10 Mb/s Good Link 0xe4: PMDCSR: 0x%04x 0xf4: DSPCFG: 0x%04x 0xf8: SDCFG: 0x%04x 0xfc: TSTDAT: 0x%04x Driver: %s Version: %s APROM: %04x CSR%02d: BCR%02d: MII%02d: BABL CERR MISS MERR RINT IDON INTR RXON TXON TDMD STOP INIT BABLM MISSM MERRM RINTM TINTM IDONM DXSUFLO LAPPEN DXMT2PD EMBA BSWP EN124 DMAPLUS TXDPOLL APAD_XMT ASTRP_RCV MFCO MFCON UINTCMD UINT RCVCCO RCVCCOM TXSTRT TXSTRTM JAB JABM TOKINTD LTINTEN SINT SINTE SLPINT SLPINTE EXDINT EXDINTE MPPLBA MPINT MPINTE MPEN MPMODE SPND FASTSPNDE RXFRTG RDMD RXDPOLL STINT STINTE MREINT MREINTE MAPINT MAPINTE MCCINT MCCINTE MCCIINT MCCIINTE MIIPDTINT MIIPDTINTE PCnet/PCI 79C970 PCnet/PCI II 79C970A PCnet/FAST 79C971 PCnet/FAST+ 79C972 PCnet/FAST III 79C973 PCnet/Home 79C978 PCnet/FAST III 79C975 PCnet/PRO 79C976VER: %04x PARTIDU: %04x TMAULOOP LEDPE APROMWE INTLEVEL EADISEL AWAKE ASEL XMAUSEL PVALID EEDET CSR0: Status and Control 0x%04x CSR3: Interrupt Mask 0x%04x CSR4: Test and Features 0x%04x CSR5: Ext Control and Int 1 0x%04x CSR7: Ext Control and Int 2 0x%04x CSR15: Mode 0x%04x CSR40: Current RX Byte Count 0x%04x CSR41: Current RX Status 0x%04x CSR42: Current TX Byte Count 0x%04x CSR43: Current TX Status 0x%04x CSR88: Chip ID Lower 0x%04x CSR89: Chip ID Upper 0x%04x CSR112: Missed Frame Count 0x%04x CSR114: RX Collision Count 0x%04x BCR2: Misc. Configuration 0x%04x BCR9: Full-Duplex Control 0x%04x BCR18: Burst and Bus Control 0x%04x BCR19: EEPROM Control and Status 0x%04x BCR23: PCI Subsystem Vendor ID 0x%04x BCR24: PCI Subsystem ID 0x%04x BCR31: Software Timer 0x%04x BCR32: MII Control and Status 0x%04x BCR35: PCI Vendor ID 0x%04x RxErr TxErr RxNoBuf LinkChg RxFIFO TxNoBuf SWInt TimeOut SERR %s%s%s%s%s%s%s%s%s%s%s ERxOK ERxOverWrite ERxBad ERxGood %s%s%s%s , RESET Big-endian mode Home LAN enable VLAN de-tagging RX checksumming PCI 64-bit DAC PCI Multiple RW RTL-8139RTL-8139-KRTL-8139ARTL-8139A-GRTL-8139BRTL-8130RTL-8139CRTL-8100RTL-8100B/8139DRTL-8139C+RTL-8101RTL-8169RTL-8169SRTL-8110SRTL-8169/8110SBRTL-8169/8110SCdRTL-8169/8110SCeRTL-8168/8111BbRTL-8168/8111BefRTL-8101EbcRTL-8100E(1)RTL-8100E(2)Unknown RealTek chip (mask: 0x%08x) RealTek %s registers: -------------------------------------------------------- 0x00: MAC Address %02x:%02x:%02x:%02x:%02x:%02x 0x08: Multicast Address Filter 0x%08x 0x%08x 0x10: Dump Tally Counter Command 0x%08x 0x%08x 0x20: Tx Normal Priority Ring Addr 0x%08x 0x%08x 0x28: Tx High Priority Ring Addr 0x%08x 0x%08x 0x10: Transmit Status Desc 0 0x%08x 0x14: Transmit Status Desc 1 0x%08x 0x18: Transmit Status Desc 2 0x%08x 0x1C: Transmit Status Desc 3 0x%08x 0x20: Transmit Start Addr 0 0x%08x 0x24: Transmit Start Addr 1 0x%08x 0x28: Transmit Start Addr 2 0x%08x 0x2C: Transmit Start Addr 3 0x%08x 0x30: Flash memory read/write 0x%08x 0x30: Rx buffer addr (C mode) 0x%08x 0x34: Early Rx Byte Count %8u 0x36: Early Rx Status 0x%02x 0x37: Command 0x%02x Rx %s, Tx %s%s 0x38: Current Address of Packet Read (C mode) 0x%04x 0x3A: Current Rx buffer address (C mode) 0x%04x 0x3C: Interrupt Mask 0x%04x 0x3E: Interrupt Status 0x%04x 0x40: Tx Configuration 0x%08x 0x44: Rx Configuration 0x%08x 0x48: Timer count 0x%08x 0x4C: Missed packet counter 0x%06x 0x50: EEPROM Command 0x%02x 0x51: Config 0 0x%02x 0x52: Config 1 0x%02x 0x53: Config 2 0x%02x 0x54: Config 3 0x%02x 0x55: Config 4 0x%02x 0x56: Config 5 0x%02x 0x58: Timer interrupt 0x%08x 0x5C: Multiple Interrupt Select 0x%04x 0x60: PHY access 0x%08x 0x54: Timer interrupt 0x%08x 0x58: Media status 0x%02x 0x59: Config 3 0x%02x 0x5A: Config 4 0x%02x 0x64: TBI control and status 0x%08x 0x68: TBI Autonegotiation advertisement (ANAR) 0x%04x 0x6A: TBI Link partner ability (LPAR) 0x%04x 0x6C: PHY status 0x%02x 0x84: PM wakeup frame 0 0x%08x 0x%08x 0x8C: PM wakeup frame 1 0x%08x 0x%08x 0x94: PM wakeup frame 2 (low) 0x%08x 0x%08x 0x9C: PM wakeup frame 2 (high) 0x%08x 0x%08x 0xA4: PM wakeup frame 3 (low) 0x%08x 0x%08x 0xAC: PM wakeup frame 3 (high) 0x%08x 0x%08x 0xB4: PM wakeup frame 4 (low) 0x%08x 0x%08x 0xBC: PM wakeup frame 4 (high) 0x%08x 0x%08x 0xC4: Wakeup frame 0 CRC 0x%04x 0xC6: Wakeup frame 1 CRC 0x%04x 0xC8: Wakeup frame 2 CRC 0x%04x 0xCA: Wakeup frame 3 CRC 0x%04x 0xCC: Wakeup frame 4 CRC 0x%04x 0xDA: RX packet maximum size 0x%04x 0x78: PHY parameter 1 0x%08x 0x7C: Twister parameter 0x%08x 0x80: PHY parameter 2 0x%02x 0x82: Low addr of a Tx Desc w/ Tx DMA OK 0x%04x 0x82: MII register 0x%02x 0x84: PM CRC for wakeup frame 0 0x%02x 0x85: PM CRC for wakeup frame 1 0x%02x 0x86: PM CRC for wakeup frame 2 0x%02x 0x87: PM CRC for wakeup frame 3 0x%02x 0x88: PM CRC for wakeup frame 4 0x%02x 0x89: PM CRC for wakeup frame 5 0x%02x 0x8A: PM CRC for wakeup frame 6 0x%02x 0x8B: PM CRC for wakeup frame 7 0x%02x 0x8C: PM wakeup frame 0 0x%08x 0x%08x 0x94: PM wakeup frame 1 0x%08x 0x%08x 0x9C: PM wakeup frame 2 0x%08x 0x%08x 0xA4: PM wakeup frame 3 0x%08x 0x%08x 0xAC: PM wakeup frame 4 0x%08x 0x%08x 0xB4: PM wakeup frame 5 0x%08x 0x%08x 0xBC: PM wakeup frame 6 0x%08x 0x%08x 0xC4: PM wakeup frame 7 0x%08x 0x%08x 0xCC: PM LSB CRC for wakeup frame 0 0x%02x 0xCD: PM LSB CRC for wakeup frame 1 0x%02x 0xCE: PM LSB CRC for wakeup frame 2 0x%02x 0xCF: PM LSB CRC for wakeup frame 3 0x%02x 0xD0: PM LSB CRC for wakeup frame 4 0x%02x 0xD1: PM LSB CRC for wakeup frame 5 0x%02x 0xD2: PM LSB CRC for wakeup frame 6 0x%02x 0xD3: PM LSB CRC for wakeup frame 7 0x%02x 0xD4: Flash memory read/write 0x%08x 0xD8: Config 5 0x%02x 0xE0: C+ Command 0x%04x 0xE2: Interrupt Mitigation 0x%04x TxTimer: %u TxPackets: %u RxTimer: %u RxPackets: %u 0xE4: Rx Ring Addr 0x%08x 0x%08x 0xEC: Early Tx threshold 0x%02x 0xFC: External MII register 0x%08x 0xF0: Func Event 0x%08x 0xF4: Func Event Mask 0x%08x 0xF8: Func Preset State 0x%08x 0xFC: Func Force Event 0x%08x 0x5E: PCI revision id 0x%02x 0x60: Transmit Status of All Desc (C mode) 0x%04x 0x62: MII Basic Mode Control Register 0x%04x 0x64: MII Basic Mode Status Register 0x%04x 0x66: MII Autonegotiation Advertising 0x%04x 0x68: MII Link Partner Ability 0x%04x 0x6A: MII Expansion 0x%04x 0x6C: MII Disconnect counter 0x%04x 0x6E: MII False carrier sense counter 0x%04x 0x70: MII Nway test 0x%04x 0x72: MII RX_ER counter 0x%04x 0x74: MII CS configuration 0x%04x Address Data ---------- ---- 0x%08x 0x%02x Offset Value ------ ---------- 0x%04x 0x%08x \ H \"$$((, ,004488<=@@DXDHHLLPRTVXZ\ ]` `hHhp4p|@~Addr %d %02X%c %s Prefetch Control 0x%08X Last Index %u TX1 report %u TX2 report %u TX threshold %u Put Index %u Get Index %u Init 0x%08X Value 0x%08X Control RegistersModeration Timer %s %s (disabled) %-32s 0x%08X LED PCI config ----------%02x: MAC AddressesGenesisYukonYukon-LiteYukon-LPYukon-2 XLYukon ExtremeYukon-2 EC UltraYukon-2 ECYukon-2 FEYukon-2 FE Plus(Unknown) (rev %d) %12s address: %02X %02XPhysical Bus Management Unit-------------------StatusReceive 1Transmit 1Receive 2Transmit 2 Status FIFOStatus levelTX statusISRRx GMAC 1Tx GMAC 1Receive Queue 1Sync Transmit Queue 1Async Transmit Queue 1Receive RAMbuffer 1Sync Transmit RAMbuffer 1Async Transmit RAMbuffer 1Receive RAMbuffer 2Sync Transmit RAMbuffer 2Async Transmit RAMbuffer 21Rx GMAC 2Tx GMAC 2Blink SourceReceive MAC FIFO 1Transmit MAC FIFO 1Receive Queue 2Async Transmit Queue 2Sync Transmit Queue 2Receive MAC FIFO 2Transmit MAC FIFO 2Descriptor PollEnd AddressAlmost Full ThreshControl/TestFIFO Flush MaskFIFO Flush ThresholdTruncation ThresholdUpper Pause ThresholdLower Pause ThresholdVLAN TagFIFO Write PointerFIFO Write LevelFIFO Read PointerFIFO Read LevelStart Address 0x%08x%08x Test 0x%02X Control 0x%02X Register Access Port 0x%02X LED Control/Status 0x%08X Interrupt Source 0x%08X Interrupt Mask 0x%08X Interrupt Hardware Error Source 0x%08X Interrupt Hardware Error Mask 0x%08X Interrupt Control 0x%08X Interrupt Moderation Mask 0x%08X Hardware Moderation Mask 0x%08X General Purpose I/O 0x%08X Buffer control 0x%04X Byte Counter %d Descriptor Address 0x%08X%08X Status 0x%08X Timestamp 0x%08X BMU Control/Status 0x%08X Done 0x%04X Request 0x%08X%08X Csum1 Offset %4d Position %d Csum2 Offset %4d Position %d Csum Start 0x%04X Pos %4d Write %d Start Address 0x%08X End Address 0x%08X Write Pointer 0x%08X Read Pointer 0x%08X Upper Threshold/Pause Packets 0x%08X Lower Threshold/Pause Packets 0x%08X Upper Threshold/High Priority 0x%08X Lower Threshold/High Priority 0x%08X Packet Counter 0x%08X Level 0x%08X Control 0x%08X Control/Test 0x%08X Connector type 0x%02X (%c) PMD type 0x%02X (%c) PHY type 0x%02X Chip Id 0x%02X Ram Buffer 0x%02X Descriptor Address 0x%08X%08X Address Counter 0x%08X%08X Current Byte Counter %d Flag & FIFO Address 0x%08X Next 0x%08X Data 0x%08X%08X Status 0x%04X Control 0x%04X Transmit 0x%04X Receive 0x%04X Transmit flow control 0x%04X Transmit parameter 0x%04X Serial mode 0x%04X CSR Receive Queue 1 0x%08X CSR Sync Queue 1 0x%08X CSR Async Queue 1 0x%08X CSR Receive Queue 2 0x%08X CSR Async Queue 2 0x%08X CSR Sync Queue 2 0x%08X Write Pointer 0x%02X Read Pointer 0x%02X Level 0x%02X Watermark 0x%02X ISR Watermark 0x%02X GMAC control 0x%04X GPHY control 0x%04X LINK control 0x%02hX /B/B/B/B/B/B/B/B0B0B.0B?0BQ0Bversioncmd%08x = %08x ethtool_regs %-20s = %04x %-20s = %04x LAN911x Registers index 1, MAC_CR = 0x%08X index 2, ADDRH = 0x%08X index 3, ADDRL = 0x%08X index 4, HASHH = 0x%08X index 5, HASHL = 0x%08X index 6, MII_ACC = 0x%08X index 7, MII_DATA = 0x%08X index 8, FLOW = 0x%08X index 9, VLAN1 = 0x%08X index A, VLAN2 = 0x%08X index B, WUFF = 0x%08X index C, WUCSR = 0x%08X PHY Registers index 7, Reserved = 0x%04X index 8, Reserved = 0x%04X index 9, Reserved = 0x%04X index 10, Reserved = 0x%04X index 11, Reserved = 0x%04X index 12, Reserved = 0x%04X index 13, Reserved = 0x%04X index 14, Reserved = 0x%04X index 15, Reserved = 0x%04X index 19, Reserved = 0x%04X index 20, TSTCNTL = 0x%04X index 21, TSTREAD1 = 0x%04X index 22, TSTREAD2 = 0x%04X index 23, TSTWRITE = 0x%04X index 24, Reserved = 0x%04X index 25, Reserved = 0x%04X index 26, Reserved = 0x%04X offset 0x50, ID_REV = 0x%08X offset 0x54, INT_CFG = 0x%08X offset 0x58, INT_STS = 0x%08X offset 0x5C, INT_EN = 0x%08X offset 0x60, RESERVED = 0x%08X offset 0x64, BYTE_TEST = 0x%08X offset 0x68, FIFO_INT = 0x%08X offset 0x6C, RX_CFG = 0x%08X offset 0x70, TX_CFG = 0x%08X offset 0x74, HW_CFG = 0x%08X offset 0x78, RX_DP_CTRL = 0x%08X offset 0x7C, RX_FIFO_INF = 0x%08X offset 0x80, TX_FIFO_INF = 0x%08X offset 0x84, PMT_CTRL = 0x%08X offset 0x88, GPIO_CFG = 0x%08X offset 0x8C, GPT_CFG = 0x%08X offset 0x90, GPT_CNT = 0x%08X offset 0x94, FPGA_REV = 0x%08X offset 0x98, ENDIAN = 0x%08X offset 0x9C, FREE_RUN = 0x%08X offset 0xA0, RX_DROP = 0x%08X offset 0xA4, MAC_CSR_CMD = 0x%08X offset 0xA8, MAC_CSR_DATA = 0x%08X offset 0xAC, AFC_CFG = 0x%08X offset 0xB0, E2P_CMD = 0x%08X offset 0xB4, E2P_DATA = 0x%08X index 0, Basic Control Reg = 0x%04X index 1, Basic Status Reg = 0x%04X index 2, PHY identifier 1 = 0x%04X index 3, PHY identifier 2 = 0x%04X index 4, Auto Negotiation Advertisement Reg = 0x%04X index 5, Auto Negotiation Link Partner Ability Reg = 0x%04X index 6, Auto Negotiation Expansion Register = 0x%04X index 16, Silicon Revision Reg = 0x%04X index 17, Mode Control/Status Reg = 0x%04X index 18, Special Modes = 0x%04X index 27, Control/Status Indication = 0x%04X index 28, Special internal testability = 0x%04X index 29, Interrupt Source Register = 0x%04X index 30, Interrupt Mask Register = 0x%04X index 31, PHY Special Control/Status Register = 0x%04X ;/8x8Px8 Phx$*2H 8L@8Pp8Sppqؓ0(h(ز8XȵpH @`X88(PzRx P@B$4@{BEA D(D0\ @BFA 4|@BEB E(A0A8D`@,0@`BGI A(D!@JTP$@ADD $<*@e4dE@&BEE B(A0A8D, T@BRF G(F0LP0X@|A4X@BBB B(A0A8Jk@Rg`$<q@*J`4d y@BGB B(A0A8D@=BNM ,P@BLB E(D0IP@AFG@, P@[BGB A(D0D`<@BT@BDA 4t@0"BLB B(A0H8G4@GBIB B(A0A8GP@@WO`4@@ BGB E(A0E8D<@BDA ,\@BLJ A(A0I$@`BJG K(F0@AIL @/A@A@ANF $@ADG D@IANF dAA|ABAA `AaAID AEACG  AJACS pAA A/BHE 4P ABBHE $T AoBRA A(G0| ABKS zRx $4Jf@ @ @ A@@o@@@@  QbX@@H o@oo@(Pbn @~ @ @ @ @ @ @ @ @ @ @ @. @> @N @^ @n @~ @ @ @ @ @ @ @ @ @ @ @. @> @N @A[bA[bA[bA[bAXbA[bA[bAXbA[bAYb]bAYb]bA Yb]bAYb4]bAYb8]bAYb<]bAYb@]bA Yb]bA$Yb]bA(Yb]bA,Yb]bA0Yb]b'A4Yb]b5A8Ybd]b>A